This Science News Wire page contains a press release issued by an organization and is provided to you "as is" with little or no review from Science X staff.

Reducing down to 1/3 of thermal resistance by WOW technology for 3-D DRAM application

April 24th, 2017
Reducing down to 1/3 of thermal resistance by WOW technology for 3-D DRAM application
A cross-sectional structure of micro bump and bumpless. Credit: Tokyo Institute of Technology

Researcher team led by Professor Takayuki Ohba at Tokyo Institute of Technology, ICE Cube Center, in collaboration with the WOW (Wafer-on-Wafer) Alliance(term 2), an Industry-academic collaborative research organization consisting of multiple semiconductor related companies aiming for practical applications of 3D IC technology, demonstrated the thermal resistance of the 3D stacked device can be reduced down to less than 1/3 relative to the conventional one bonded by bump(term 3) 3D IC in Through-Silicon-Via (TSV) wiring(term 4). Since semiconductor circuits are highly heat-generating bodies during operation, when heat is hard to be released, the temperature of the semiconductor results in highly rise, which leads to be a malfunction. The development of heat dissipation technology has been a big challenge.

To address this challenge, Ohba and colleagues analyzed thermal properties in 3D IC using finite element method (FEM)(Term 5) and thermal network calculation method. The study identified three main factors of thermal resistance; the interconnection layers, dielectric layers and organic layers in the conventional bump type device. Contrary to the bump type, the thermal performance of a bumpless 3D IC was almost 150 times better than that of a conventional IC at the same TSV density. The researchers demonstrated to reduce the total thermal resistance to 0.46 Kcm2/W, whereas the conventional method is 1.54 Kcm2/W. This suggests that the bumpless enables lower temperature rise and three to four times further DRAM stacking.

Based on their demonstration experiments, the scientists will work toward practical use of large-capacity memory technology for mobile terminals and servers.

The results of this research were reported at the International Conference of Electrics Packaging 2017 (ICEP2017) held in Tendo, Japan on April 19-21.

Reducing down to 1/3 of thermal resistance by WOW technology for 3-D DRAM application
A comparison of temperature rise of micro bump and bumpless. Credit: Tokyo Institute of Technology

Provided by Tokyo Institute of Technology

Citation: Reducing down to 1/3 of thermal resistance by WOW technology for 3-D DRAM application (2017, April 24) retrieved 27 September 2025 from https://sciencex.com/wire-news/254483561/reducing-down-to-13-of-thermal-resistance-by-wow-technology-for.html
This document is subject to copyright. Apart from any fair dealing for the purpose of private study or research, no part may be reproduced without the written permission. The content is provided for information purposes only.